# a-InGaZnO thin-film transistors for AMOLEDs: Electrical stability and pixel-circuit simulation

Charlene Chen (SID Student Member) Katsumi Abe Hideya Kumomi Jerzy Kanicki (SID Member) **Abstract** — Inverted-staggered amorphous In–Ga–Zn–O (a-InGaZnO) thin-film transistors (TFTs) were fabricated and characterized on glass substrates. The a-InGaZnO TFTs exhibit adequate field-effect mobilities, sharp subthreshold slopes, and very low off-currents. The current temperature stress (CTS) on the a-InGaZnO TFTs was performed, and the effect of stress temperature ( $T_{STR}$ ), stress current ( $I_{STR}$ ), and TFT biasing condition on their electrical stability was investigated. Finally, SPICE modelling for a-InGaZnO TFTs was developed based on experimental data. Several active-matrix organic light-emitting-display (AMOLED) pixel circuits were simulated, and the potential advantages of using a-InGaZnO TFTs were discussed.

**Keywords** — Amorphous In–Ga–Zn–O (a-InGaZnO), thin-film transistor (TFT), current temperature stress (CTS), active-matrix organic light-emitting display (AMOLED).

DOI # 10.1889/JSID17.6.525

### 1 Introduction

Active-matrix organic light-emitting displays (AMOLEDs) are now generally viewed as the next-generation display because of their vivid color, high contrast ratio, thin/light module, and low energy consumption.<sup>1,2</sup> Although hydrogenated amorphous-silicon (a-Si:H) thin-film transistors (TFTs) currently dominate the liquid-crystal-display (LCD) market due to their uniformity over large area, low cost of fabrication, and mature technology, the insufficient field-effect mobility and metastable shift in threshold voltage when subject to prolonged gate bias<sup>3,4</sup> make their application to AMOLEDs rather difficult. [In AMOLEDs, the drive TFT has to constantly supply a current to the organic light-emitting diode (OLED) instead of just acting like a switch.] Larger devices and more-complex pixel circuits are needed to realize acceptable a-Si:H TFT AMOLEDs, which greatly limits the display resolution.<sup>5,6</sup> As a result, TFTs based on other semiconductor materials have been explored as an alternative approach to realize reliable, high-resolution AMOLEDs.<sup>7–9</sup> Above all, amorphous In-Ga-Zn-O (a-InGaZnO) TFTs possess certain advantages including visible transparency, low processing temperature, good uniformity, adequate mobility, low off-current, sharp subthreshold swing, and potentially better electrical stability, which make them very attractive for AMOLEDs.<sup>9-11</sup> Several a-InGaZnO TFT AMOLEDs have already been demonstrated by other groups, indicating a promising future for these devices.<sup>12,13</sup> In this paper, we described properties of a-InGaZnO TFTs fabricated on glass substrates and studied their electrical stability by performing current temperature stress (CTS) measurements. The effect of stress temperature  $(T_{\text{STR}})$ , stress current  $(I_{\text{STR}})$ , and TFT-biasing conditions on the electrical properties of a-InGaZnO TFTs were investigated. Finally, an a-InGaZnO TFT SPICE model was developed, based on experimental data. We simulated several voltage- and current-programmed a-InGaZnO TFT AMOLED pixel circuits and analyzed their advantages over a-Si:H TFTs.

# 2 TFT fabrication and characterization

The a-InGaZnO TFTs were fabricated on glass substrates. The gate electrode Ti (5 nm)/Au (40 nm)/Ti (5 nm) was deposited by electron-beam deposition and patterned by lift-off. The gate insulator  $SiO_2$  (200 nm) and a-InGaZnO thin film were both deposited by RF sputtering and patterned by wet etching. After annealing in air at 300°C for 20 minutes, the source/drain electrodes Ti (5 nm)/Au (100 nm)/Ti (5 nm) were deposited by electron-beam deposition and patterned by lift-off. A SiO<sub>2</sub> film as the back-channel protection layer (100 nm) was deposited by RF sputtering and patterned by wet etching. Finally, the TFTs were annealed in air at 200°C for 1 hour.<sup>14</sup> Electrical measurements were performed in the dark using a Hewlett-Packard 4156A semiconductor parameter analyzer. The measured TFT transfer and output characteristics are shown in Fig. 1. The a-InGaZnO TFTs exhibit very low off-current, a sharp subthreshold swing (0.4 V/dec), a threshold voltage ( $V_T$ ) of ~3 V, and field-effect mobility ( $\mu$ ) of ~10 cm<sup>2</sup>/V-sec. V<sub>T</sub> and  $\mu$  were extracted by linearly fitting the  $I_{\rm D}-V_{\rm GS}$  curve to the standard MOSFET equation. The fitting range was chosen to be between 10% and 90% of the maximum measured  $I_{\rm D}$  (V<sub>GS</sub> = 20 V).<sup>15</sup>

C. Chen and J. Kanicki are with the Department of Electrical Engineering and Computer Science, The University of Michigan, 1301 Beal Ave., Ann Arbor, MI 48109; telephone 734/936-0964, fax 734/615-2843, e-mail: kanicki@umich.edu.

K. Abe and H. Kumomi are with Canon Research Center, Inc., Tokyo, Japan.

<sup>©</sup> Copyright 2009 Society for Information Display 1071-0922/09/1706-0525\$1.00



**FIGURE 1** — Measured and simulated (using HSPICE) a-InGaZnO TFT (a) transfer and (b) output characteristics.

#### 3 Current temperature stress (CTS) study

### 3.1 CTS measurement setup

Current temperature stress (CTS) measurements were performed in the dark by using a Hewlett-Packard 4156A semiconductor parameter analyzer. The device temperature was



**FIGURE 2** — The two CTS measurement setups (stress mode) used in this study (a) CTS\_lin ( $V_{GS}$  = 20 V) and (b) CTS\_sat ( $V_{CS}$  =  $V_{DS}$ ).



**FIGURE 3** — The CTS was performed on a single TFT for a total of 10,000 sec. The white space indicates the stress mode; the black lines indicate when the stress mode is interrupted and switched to the sweep mode (Ref. 17).

regulated by a heated chuck and a Signatone temperature controller with a precision of 0.1 K. Before each measurement, the TFTs were placed on the heated chuck which is set at the desired measurement temperature for 30 minutes to allow for thermal equilibrium.

We used two different stress schemes for the CTS measurements: CTS\_lin and CTS\_sat.<sup>16,17</sup> CTS\_lin and CTS\_sat are equivalent to operating the TFT in the linear and saturation regimes, respectively. For CTS\_lin, during the stress mode, the gate was biased at 20 V while a stress current  $(I_{\text{STR}})$  was applied to the drain of the TFTs, as shown in Fig. 2(a). The same TFT were stressed for a total stress time  $(t_{\text{STR}})$  of 10,000 sec, as illustrated in Fig. 3. At certain times (t<sub>STR</sub> = 100, 200, 500, 1000, 2000, 4000, 6000, 8000, and 10,000 sec), the stress mode was interrupted and switched to the sweep mode where a quick gate voltage sweep (V<sub>GS</sub> =  $-5 \rightarrow 20$  V) was applied to measure the transfer characteristic in the saturation regime of operation  $(V_{DS} = 20 \text{ V})$ . For CTS\_sat, during the stress mode, the gate and drain were externally shorted together, and ISTR was applied to the drain, setting the voltages at the gate/drain  $(V_{GS} = V_{DS})$ , as shown in Fig. 2(b). The total stress time and number of points when the stress mode was interrupted are the same as CTS\_linear. In the sweep mode, the gate/drain voltages ( $V_{GS} = V_{DS}$ ) were swept from -5 to 20 V to measure the transfer characteristics in the saturation regime. The same measurement procedure described above was repeated for several levels of stress current  $(I_{\text{STB}})$  and stress temperature  $(T_{\text{STB}})$  for both CTS setups. Table 1 summarizes the CTS conditions used in this paper. For both CTS setups, after the 10,000 sec CTS measurement, the TFT was

TABLE 1 — CTS conditions used in this study.

|      | Stress<br>mode                              | Sweep<br>mode                                          | I <sub>STR</sub> (µA)                                    | T <sub>STR</sub> (°C) |                       |
|------|---------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|-----------------------|-----------------------|
| .ш   | $I_D = I_{STR}$                             | V <sub>GS</sub> =<br>-5→20 V<br>V <sub>DS</sub> = 20 V | 10                                                       | 40, 50, 60,<br>70, 80 |                       |
| стз  | V <sub>GS</sub> - 20 V<br>V <sub>DS</sub> * |                                                        | 1, 10, 40,<br>100                                        | 60                    |                       |
| _sat | I <sub>D</sub> = I <sub>STR</sub>           | V <sub>GS</sub> = V <sub>DS</sub><br>= -5→20 V         | = I <sub>STR</sub> V <sub>GS</sub> = V <sub>DS</sub> 100 | 100                   | 40, 50, 60,<br>70, 80 |
| CTS  | $V_{DS} = V_{GS}^{**}$                      |                                                        | 40, 60, 80,<br>100                                       | 60                    |                       |

V<sub>DS</sub> increases with ΔV<sub>T</sub> during the stress mode.

\*\*  $V_{DS}$  =  $V_{GS}$  increases with  $\Delta V_T$  during the stress mode.



FIGURE 4 — a-InGaZnO TFT transfer characteristics before CTS, after 10,000-sec CTS, and after thermal annealing at 300°C in air for 1 hour.

annealed at 300°C in air for 1 hour to recover its initial characteristics, as shown in Fig. 4.

# 3.2 CTS effect on a-InGaZnO TFT electrical properties

Figure 5(a) shows an example of the TFT transfer characteristics measured during the sweep mode ( $V_{DS}$  = 20 V,  $V_{GS}$  $= -5 \rightarrow 20$  V) of CTS\_lin. The CTS\_lin was performed at  $T_{\text{STR}} = 80^{\circ}\text{C}$  with  $V_{\text{GS}}$  held at 20 V, and  $I_{\text{STR}} = 10 \ \mu\text{A}$ . For this level of stress current ( $I_{\text{STR}} = 10 \ \mu\text{A}$ ), the drain-tosource voltage  $(V_{DS})$  of the TFT is measured to be around 0.6 V, which indeed corresponds to the linear regime of operation. Figure 5(b) shows an example of the TFT transfer characteristics measured during the sweep mode ( $V_{DS}$  =  $V_{\text{GS}} = -5 \rightarrow 20 \text{ V}$  of CTS\_sat. The CTS\_sat was performed at  $T_{\text{STR}} = 80^{\circ}$ C with the gate and drain tied together, and  $I_{\text{STR}} = 100 \ \mu\text{A}$ , which sets  $V_{\text{GS}} = V_{\text{DS}} \sim 16.5 \text{ V}$ . As we can see from Fig. 5, even after suffering through these strict CTS conditions for 10<sup>4</sup> sec, the TFT subthreshold slope and off-current remained almost the same, the field-effect mobility slightly (10%) decreases, and the threshold voltage only shifted ~2 V for both CTS setups. Recently, it has been shown that the electrical stability of a-ZnSnO TFTs is highly dependent on the Zn/Sn ratio.<sup>18</sup> We believe it is possible that the electrical stability of a-InGaZnO TFTs can be further improved by optimizing the film chemical composition.

# **3.3** Stress-temperature (*T*<sub>STR</sub>) effect

We performed CTS measurements for both CTS setups at stress temperatures ranging from 40°C to 80°C. The stress currents are 10 and 100  $\mu$ A for CTS\_lin and CTS\_sat, respectively.  $I_{\rm STR}$  = 10  $\mu$ A is sufficient for the maximum drive current level of a 15-in. XGA full-color AM-OLED



**FIGURE 5** — a-InGaZnO TFT transfer characteristics measured during the sweep mode of (a) CTS\_lin and (b) CTS\_sat (Ref. 17).

(subpixel area  $A_{\text{pix}} \sim 30,000 \,\mu\text{m}^2$ ), assuming a brightness (v) of 1000 cd/m<sup>2</sup> and an OLED efficiency ( $\eta$ ) of 5 cd/A:

$$I_{\text{OLED}} = \frac{\upsilon \cdot A_{\text{pix}}}{\eta}.$$
 (1)

We used a much higher  $I_{\text{STR}}$  for CTS\_sat to enhance the TFT parameter shifts since we observed that the TFTs are electrically more stable when stressed under CTS\_sat compared to CTS\_lin for the same  $I_{\text{STR}}$  level (see the next section for further details). The device degradation is defined as the change in threshold voltage ( $V_{\text{T}}$ ):

$$\Delta V_T = V_T (t = t_{STR}) - V_T (t = 0). \tag{2}$$

 $V_{\rm T}$  was extracted from linearly fitting  $I_{\rm D}^{1/2}-V_{\rm GS}$  measured in the sweep mode. The fitting range is chosen to be  $V_{\rm GS}$  = 5–20 V to avoid the effect of the subthreshold regime at smaller  $V_{\rm GS}$  values. It should be noted that the fitting range would affect the extracted  $V_{\rm T}$ , due to the non-linearity of the  $I_{\rm D}^{1/2}-V_{\rm GS}$  curve, and therefore should be carefully chosen.



**FIGURE 6** — Threshold-voltage shift  $(\Delta V_T)$  as a function of stress time  $(t_{STR})$  for various stress temperatures  $(T_{STR})$  for (a) CTS\_lin and (b) CTS\_sat.

Figures 6(a) and 6(b) show the TFT threshold voltage shift  $(\Delta V_{\rm T})$  as a function of stress time  $(t_{\rm STR})$  for various  $T_{\rm STR}$  under CTS\_lin and CTS\_sat, respectively. For both CTS setups,  $\Delta V_{\rm T}$  increases with  $T_{\rm STR}$  for a given  $t_{\rm STR}$ . We also observed that

$$\Delta V_T \propto t_{STR}^{\beta}.$$
 (3)

 $\beta$  is extracted to be 0.4 ± 0.05 for our a-InGaZnO TFTs. We have not observed any temperature dependence of  $\beta$  in the investigated  $T_{\text{STB}}$  range thus far.

A model that unifies the effect of stress temperature  $(T_{\text{STR}})$  and stress time  $(t_{\text{STR}})$  on defect creation was developed for a-Si:H TFTs.<sup>19</sup> This model assumes a distribution of energy barriers  $D(E_a)$  for defect creation exists during bias stress: after a time t at a temperature kT all possible defect-creation sites with  $E_a \leq kT \ln(\nu t)$  will have converted into defects. The thermalization energy is therefore defined by

$$E = k \cdot T_{STR} \cdot \ln(\mathbf{v} \cdot t_{STR}), \tag{4}$$

where k is the Boltzmann constant and v is the attempt-toescape frequency. We investigated possible application of this thermalization energy concept to a-InGaZnO TFTs. By



**FIGURE 7** — Threshold-voltage shift  $(\Delta V_{\rm T})$  as a function of thermalization energy (*E*), unifying the effect of stress temperature ( $T_{\rm STR}$ ) and stress time ( $t_{\rm STR}$ ) (Ref. 17).

plotting  $\Delta V_{\rm T}$  as a function of *E*, a unique curve is obtained for both CTS setups with only one fitting parameter, the attempt to escape frequency v, as can be seen from Fig. 7. The value of v is 10<sup>7</sup> Hz for CTS\_lin and 10<sup>6</sup> Hz for CTS\_sat and was determined to ensure the best overlap of the  $\Delta V_{\rm T}$ -*E* curves for all stress temperatures. It should be noticed that the thermalization energy is a function of ln(v); therefore, the effect of 10<sup>6</sup> and 10<sup>7</sup> Hz are actually very close (14% difference). For a-Si:H TFTs, v was extracted to be 10<sup>10</sup> Hz and is believed to be associated with the breaking of weak Si–Si bonds.<sup>19</sup> Although the physical meaning of v is unclear for our a-InGaZnO TFTs, Eq. (4) describes very well our experimental data in the investigated  $T_{\rm STR}$  and  $t_{\rm STR}$  range.

# 3.4 Stress current (*I*<sub>STR</sub>) effect

We also performed CTS measurements at various  $I_{\text{STB}}$  levels. For CTS\_lin,  $I_{\text{STB}} = 1, 10, 40$ , and  $100 \,\mu\text{A}$ , and for CTS\_sat,  $I_{\text{STB}}$ = 40, 60, 80, and 100 µA. Again, for CTS\_sat, we did not explore lower  $I_{\text{STB}}$  levels for the same reason mentioned previously. The stress temperature  $(T_{\text{STR}})$  was fixed at 60°C. Figure 8 shows the threshold-voltage shift  $(\Delta V_{\rm T})$  as a function of  $t_{\rm STB}$  for various I<sub>STB</sub> levels under CTS\_lin and CTS\_sat. For CTS\_lin, we can see that  $\Delta V_{\rm T}$ - $t_{\rm STR}$  is almost independent of  $I_{\rm STR}$ . On the other hand, for CTS\_sat,  $\Delta V_{T}$ - $t_{STR}$  increases with  $I_{STR}$  and becomes independent of  $I_{\text{STR}}$  once normalized to the injected charge  $Q_{\text{inj}}$  $(= I_{\text{STR}} \times t_{\text{STR}})$ , as shown in Fig. 9.  $Q_{\text{inj}}$  is commonly used to evaluate the  $\Delta V_{\rm T}$  caused by trapped charge in the gate dielectric for *c*-Si MOSFETs.<sup>20</sup> We attribute this behavior to the following. The  $V_{\text{CS}}$  is fixed at 20 V for all levels of  $I_{\text{STB}}$  in CTS\_lin; therefore, the channel induced charge will remain almost the same as long as the TFT operates in the linear regime. However, in CTS\_sat, the  $V_{\text{CS}}$  adjusts accordingly to  $I_{\text{STB}}$ , and therefore, at higher I<sub>STB</sub> values, we have a higher V<sub>GS</sub>, and thus more

**TABLE 2** —  $V_{\rm DS}$  and  $V_{\rm GS}$  values for both CTS conditions.

| CTS condition                              | I <sub>STR</sub> (µA) | $V_{DS}^{*}(V) (t_{STR} = 0)$ |
|--------------------------------------------|-----------------------|-------------------------------|
| CTC lin                                    | 1                     | 0.06                          |
| $V_{-1} = 20 V$                            | 10                    | 0.56                          |
| $v_{GS} = 20 v$<br>T = 60°C                | 40                    | 2.4                           |
| ISTR - OU C                                | 100                   | 7.5                           |
| CTE cot                                    | 40                    | 11.9 (=V <sub>GS</sub> )      |
|                                            | 60                    | 13.8 (=V <sub>GS</sub> )      |
| $v_{GS} - v_{DS}$<br>T <sub>2</sub> = 60°C | 80                    | 15.5 (=V <sub>GS</sub> )      |
|                                            | 100                   | 17.0 (=V <sub>GS</sub> )      |

\* During CTS, VDS increases with tSTR.

channel-induced charge. The  $V_{\rm GS}$  and  $V_{\rm DS}$  values are summarized in Table 2 for both CTS setups and all  $I_{\rm STR}$  levels. We conclude from our experimental results that for the same  $I_{\rm STR}$ , the a-InGaZnO TFTs are electrically more stable when  $V_{\rm GS}$  is smaller.

# 3.5 CTS measurement modeling

In CTS\_sat,  $V_{\rm GS}$  increases with  $V_{\rm T}$  in order to maintain a constant  $I_{\rm D}$ , which is similar to the  $\Delta V_{\rm T}$  compensation mechanism in AMOLED pixel circuits. A model that can describe/predict the  $\Delta V_{\rm T}$  as a function of stress time  $(t_{\rm STR})$ , stress temperature  $(T_{\rm STR})$ , and stress current  $(I_{\rm STR})$  is beneficial in designing AMOLED pixel circuits. A stretched-exponential model based on the charge injection/trapping concept was developed for a-Si:H TFTs when subject to constant voltage stress.<sup>21</sup> We modified this model by taking into account that the gate overdrive voltage  $[V_{\rm GS}(t)-V_{\rm T}(t)]$  is a constant during CTS\_sat. An identical equation has also been derived for a-Si:H TFTs when subject to constant current stress, based on the carrier-induced defect creation model.<sup>4</sup>

$$\Delta V_T = \left[ V_{GS}(t) - V_T(t) \right]^{\alpha} \cdot \left( \frac{t_{STR}}{\tau} \right)^{\beta}, \tag{5}$$



**FIGURE 8** — Threshold-voltage shift  $(\Delta V_T)$  as a function of stress time  $(t_{STR})$  for various stress-current  $(I_{STR})$  levels under (a) CTS\_lin and (b) CTS\_sat.

where  $\alpha$  and  $\beta$  are the exponents for the gate overdrive voltage and stress time, respectively,  $\tau = \tau_0 \exp(E_{\tau}/kT_{\text{STR}})$ , and  $E_{\tau}$  is the average effective barrier that the electrons in the a-InGaZnO channel need to overcome before they can enter the insulator, and  $\tau_0$  is the thermal prefactor for emission over the barrier. This power-law relation shows that there is no upper bound for  $\Delta V_{\rm T}$  which is in contrast to the stretched-exponential model. It should also be noticed that for very short stress times ( $t_{\text{STB}} < \tau$ ), the stretched-exponential equation reduces to the exact same power law equation. However, Eq. (5) is only valid in the linear regime of operation since it assumes a uniform charge density along the channel. The channel charge in the saturation regime is reduced by the drain voltage and becomes  $[1 + 1/(2 + \gamma)]$ times smaller, where  $\gamma$  is the nonlinear factor of the TFT transfer characteristics. Therefore, in the saturation regime, Eq. (5) becomes

$$\Delta V_T = \left[\frac{V_{GS}(t) - V_T(t)}{1 + 1/(2 + \gamma)}\right]^{\alpha} \cdot \left(\frac{t_{STR}}{\tau}\right)^{\beta}.$$
 (6)

Equation (6) is not suitable for CTS\_sat or any current-programmed pixel circuits because we do not control  $V_{GS}$  directly. It is, therefore, more straightforward to express Eq. (6) as a function of  $I_{STR}$  by using

$$I_{STR} = \frac{1}{2+\gamma} \cdot K \cdot \left( V_{GS} - V_T \right)^{2+\gamma}, \tag{7}$$

where  $K = (W/L)C_{\text{ox}} \mu_0$ . By plugging Eq. (7) into Eq. (6), we can write the power-law equation as a function of  $I_{\text{STR}}$  instead of gate overdrive voltage:

$$\Delta V_T = \frac{\left(\frac{2+\gamma}{K} \cdot I_{STR}\right)^{\alpha/(2+\gamma)}}{\left(1+\frac{1}{2+\gamma}\right)^{\alpha}} \cdot \left(\frac{t_{STR}}{\tau}\right)^{\beta}.$$
 (8)

The non-linear factor  $\gamma$  was extracted to be ~0.48 for our a-InGaZnO TFTs. By plotting  $log(\Delta V_T)$  as a function of



**FIGURE 9** — Threshold-voltage shift  $(\Delta V_T)$  as a function of injected charge  $(Q_{inj})$  for various stress-current  $(I_{STR})$  levels under CTS\_sat (Ref. 17).



**FIGURE 10** — Threshold-voltage shift ( $\Delta V_T$ ) as a function of stress current ( $I_{STR}$ ) for various  $t_{STR}$  levels.

 $\log(I_{\text{STR}})$  for several levels of  $t_{\text{STR}}$ , as shown in Fig. 10, we can obtain  $\alpha/(2 + \gamma) \sim 0.5$  from the slopes, and thus  $\alpha \sim 1.24$ .

On the other hand, CTS\_lin can be modeled by the stretched-exponential model<sup>21–23</sup> because  $V_{GS}$  is held constant.

$$\Delta V_T = \left[ V_{GS} - V_{T0} \right]^{\alpha} \cdot \left\{ 1 - \exp\left[ -\left(\frac{t_{STR}}{\tau}\right)^{\beta} \right] \right\}. \tag{9}$$

The simulation results of CTS\_lin and CTS\_sat are shown as the lines in Figs. 6 and 8. The same value of  $\alpha$  = 1.24 were used in both simulations.  $\beta$  = 0.35 for CTS\_lin and  $\beta$  = 0.44 for CTS\_sat. The fitting parameter  $\tau$  as a function of  $(kT_{\text{STR}})^{-1}$  is plotted in Fig. 11.  $\tau_0$  is extracted to be 4.4 msec for both CTS setups, while  $E_{\tau}$  = 0.7 and 0.62 eV for CTS\_lin and CTS\_sat, respectively. The parameters used in CTS simulations are summarized in Table 3.

# 4 a-InGaZnO TFT AMOLED pixel-circuit simulation

# 4.1 a-InGaZnO TFT for AMOLEDs

In the previous sections, we have explored the electrical properties and stability of a-InGaZnO TFTs and concluded that a-InGaZnO TFTs seem very promising for AMOLED application. The low off-current prevents the OLED current leaking from the TFTs during the off-state. The sharp

|    | CTS_lin | CTS_sat |
|----|---------|---------|
| α  | 1.24    |         |
| ß  | 0.35    | 0.44    |
| γ  | NA      | 0.48    |
| τo | 4.4 ms  |         |
| E۰ | 0.7 eV  | 0.62 eV |

TABLE 3 — CTS modeling parameters.





**FIGURE 11** — Extracting the average effective barrier  $E_{\tau}$  and thermal prefactor  $\tau_0$  from fitting parameter  $\tau$ .

subthreshold slope is beneficial to the TFT switching speed. The high field-effect mobility allows extra freedom when designing the pixel circuit. Smaller device sizes can be used, which increases the pixel aperture ratio. Moreover, lower gate overdrive voltages are sufficient to provide the desired current level. From the CTS measurement results obtained in this paper, lower gate overdrive voltages are also very beneficial to the TFT electrical stability. In the remaining sections of this paper, we will explore the possible application of a-InGaZnO TFTs to AMOLEDs by pixel-circuit simulations.

### 4.2 a-InGaZnO TFT and OLED SPICE model

An a-InGaZnO TFT SPICE model was developed, based on the Rensselaer Polytechnic Institute (RPI) a-Si:H TFT model.<sup>24</sup> The required a-InGaZnO TFT SPICE parameters were extracted from experimental data. A Synopsys HSPICE simulation tool was then used to simulate the TFT characteristics (illustrated as the open circles in Fig. 1). We can see that the RPI a-Si:H TFT model with appropriate a-InGaZnO TFT SPICE parameters can reproduce our measured device characteristics very well. To model the behavior of the OLED, we used two junction diodes  $D_1 D_2$ (HSPICE diode model level (1) with series resistors  $R_{S1}$  and  $R_{S2}$  connected in parallel with a capacitor C, shown in the inset of Fig. 12. SPICE parameters were extracted based on experimental data obtained within our group<sup>5</sup> and summa-

 TABLE 4 — OLED SPICE parameters

| indee 4 OEED SI ICE parameters: |                                                   |  |  |
|---------------------------------|---------------------------------------------------|--|--|
| Area                            | <b>rea</b> 12000 μm <sup>2</sup>                  |  |  |
| D1                              | $I_{\rm S}$ = 4.2 nA, n = 7.8, $I_{\rm K}$ = 13 A |  |  |
| D2                              | $I_{\rm S}$ = 60 fA, n = 3.6, $I_{\rm K}$ = 32 mA |  |  |
| R <sub>s1</sub>                 | 2.6 mΩ                                            |  |  |
| R <sub>s2</sub>                 | 27 mΩ                                             |  |  |
| С                               | 3 pF                                              |  |  |



FIGURE 12 — Simulated OLED I-V characteristics.

rized in Table 4. The OLED area was assumed to be 12,000  $\mu$ m<sup>2</sup> which is approximately the subpixel area of an RGB 3-in. QVGA display (63.5 × 190.5  $\mu$ m). The OLED capacitor was calculated by assuming the capacitance per unit area is 25 nF/cm<sup>2</sup>. The OLED *I*–*V* curve simulated by HSPICE is shown in Fig. 12.

### 4.3 Simple voltage-programmed pixel circuit

Thus far, all reported AMOLEDs driven by a-InGaZnO TFTs are based on the 2-TFT voltage-programmed pixel circuit,<sup>12,13</sup> as shown in Fig. 13(a). Since this simple circuit does not compensate for the TFT threshold-voltage variation  $(\Delta V_{\rm T})$ , the usage of this circuit requires the TFTs to be electrically very stable ( $\Delta V_{\rm T} \sim 0$ ). Synopsys HSPICE simulation tool with the a-InGaZnO TFT and OLED SPICE models developed in the previous section were used to evaluate the pixel-circuit performance. The simulated operation waveforms are shown in Fig. 14(a). Parameters used in the simulation are summarized in Table 5. Since the field-effect mobility of a-InGaZnO TFTs is ~10 times larger than that of a-Si:H TFTs, smaller device sizes (W/L) =  $24 \,\mu\text{m}/4 \,\mu\text{m}$ ) and lower supply voltages ( $V_{DD} = 10 \,\text{V}$ ) can be used in this circuit. We also investigated the effect of TFT threshold-voltage shift on the performance of this circuit, which will be discussed in later sections.

An additional TFT can be added to this circuit to prevent a sudden peak current from damaging the OLED, as







**FIGURE 14** — Operation waveforms of the pixel circuits in Figs. 11(a), and 11(b), respectively, simulated by HSPICE.

shown in Fig. 13(b). The simulated operation waveforms are shown in Fig. 14(b). This circuit operates similar as the 2-TFT circuit except the current flows through the OLED only during the expose period.

### 4.4 Current-scaling current-mirror pixel circuit

The 2-TFT voltage-programmed pixel circuit is very simple in design and enables a high aperture ratio. However, due to the current-driven nature of OLEDs and their steep I-Vcharacteristics, current-programmed pixel circuits are more suitable to precisely generate distinct gray levels. Moreover, even if the a-InGaZnO TFTs are electrically very stable, it is still desirable to use a pixel circuit that can compensate for any non-ideal factors. Several current-programmed pixel circuits were developed for AMOLEDs.<sup>25–27</sup> Our group has previously explored the possible application of a-InGaZnO TFTs to a current-scaling pixel circuit that provides a wide dynamic OLED current  $(I_{OLED})$  range and compensation abilities.<sup>28</sup> Here, we apply a-InGaZnO TFTs to a currentscaling current-mirror pixel circuit.<sup>29</sup> This circuit has similar performance as the previous circuit with a simpler driving scheme.

The current-scaling current-mirror pixel circuit consists of two switching TFTs (T1 and T2), one mirror TFT (T4), one driving TFT (T3), and two storage capacitors ( $C_{\text{ST1}}$  and  $C_{\text{ST2}}$ ) connected between the scan line and ground with a cascade structure, as shown in Fig. 15. The

**TABLE 5** — Parameters used in HSPICE simulation for pixel circuits in Figs. 13(a) and 13(b).

|                 | (a) | (b)        |                        | (a)   | (b)  |
|-----------------|-----|------------|------------------------|-------|------|
| T1              | 4   | /4         | V <sub>DD</sub> (V)    | 10    | 8    |
| T2              | 24  | <b>1/4</b> | V <sub>SCAN</sub> (V)  | -1→10 | -1→8 |
| Т3              | NA  | 8/4        | V <sub>SENSE</sub> (V) | NA    | -1→8 |
| C <sub>ST</sub> | 1µ  | ъF         | V <sub>DATA</sub> (V)  | 3~9   | 1~7  |

**TABLE 6** — Parameters used in HSPICE simulation for the 4-TFT current-scaling current-mirror pixel circuit.

|                        | a-InGaZnO | a-Si:H [29] |  |
|------------------------|-----------|-------------|--|
| T1, T3, T4             | 20/4      | 150/6       |  |
| T2                     | 4/4       | 10/6        |  |
| C <sub>ST1</sub> (fF)  | 360       |             |  |
| C <sub>ST2</sub> (fF)  | 60        |             |  |
| V <sub>DD</sub> (V)    | 12        | 18          |  |
| V <sub>SCAN</sub> (V)  | -1→12     | -5→25       |  |
| Ι <sub>DATA</sub> (μΑ) | 0.2 ~ 5   |             |  |



**FIGURE 15** — Schematic diagram of the 4-TFT current-scaling currentmirror pixel circuit.



**FIGURE 16** — Operation waveforms of the 4-TFT current-scaling current-mirror pixel circuit simulated by HSPICE.

operation detail of this circuit can be found elsewhere.<sup>29</sup> Parameters used to simulate this circuit are listed in Table 6 for both a-InGaZnO TFTs and a-Si:H TFTs.<sup>29</sup> Smaller device sizes ( $W/L = 20 \,\mu\text{m}/4 \,\mu\text{m}$ ) and lower supply voltages ( $V_{DD} =$ 12 V) can be used for this circuit based on a-InGaZnO TFTs. Figure 15 shows an example of operation waveforms simulated by HSPICE.

# 4.5 Pixel-circuit simulation results

The OLED currents  $(I_{OLED})$  delivered by the 2-TFT voltage-programmed pixel circuit and the 4-TFT current-scaling current-mirror pixel circuit as a function of  $V_{DATA}$  and  $I_{DATA}$ , respectively, are shown in Fig. 17. Since the OLED current value is different during the ON- and OFF-states  $(I_{OLED}ON)$  and  $I_{OLEDOFF}$ , we define the average OLED current ( $I_{OLED}$ ) during one frame time as

$$I_{\text{OLED}} = \frac{I_{\text{OLED}_{ON}} \cdot t_{\text{ON}} + I_{\text{OLED}_{OF}} \cdot t_{\text{OFF}}}{t_{\text{ON}} + t_{\text{OFF}}}, \quad (10)$$

where  $t_{\rm ON}$  (165 µsec) and  $t_{\rm OFF}$  (16.5 msec) are the ON- and OFF-state periods, respectively (the frame rate is set to be 60 Hz). As we can see from Fig. 17, wide dynamic  $I_{\rm OLED}$  range (~10<sup>3</sup>) was achieved by both pixel circuits.

# 4.6 Impact of TFT instability on pixel-circuit operation

We also simulated the two pixel circuits assuming that the drive TFTs [*T*2 in Fig. 13(a), *T*3 and *T*4 in Fig. 15] exhibit 1 V of threshold-voltage shift ( $\Delta V_{\rm T}$ ), as shown in Fig. 17. The percentage change in  $I_{\rm OLED}$  ( $\Delta I_{\rm OLED}$ ) is defined as



**FIGURE 17** —  $I_{OLED}$  as a function of  $V_{DATA}$  for the 2-TFT voltageprogrammed pixel circuit (solid symbols), and  $I_{DATA}$  for the 4-TFT current-scaling current-mirror pixel circuit (hollow symbols).



**FIGURE 18** —  $\Delta I_{OLED}$  as a function of  $I_{OLED}$  for the 4-TFT current-scaling current-mirror pixel circuit at several levels of  $\Delta V_{T}$ .

$$\Delta I_{\text{OLED}} = \frac{I_{\text{OLED}}(\Delta V_T = 0) - I_{\text{OLED}}(\Delta V_T)}{I_{\text{OLED}}(\Delta V_T = 0)} \cdot 100\%.$$
(11)

We can see that the 4-TFT current-scaling currentmirror pixel circuit can compensate for  $\Delta V_{\rm T}$  within operating error range from 9 to 25%, depending on the  $I_{OLED}$ level, while the 2-TFT voltage-programmed pixel circuit does not compensate for  $\Delta V_{\rm T}$  at all ( $\Delta I_{\rm OLED}$ : 40–90%). Keeping in mind that 1 V of  $\Delta V_{T}$  is quite large compared to the small gate overdrive (0-5 V) designed to be used in the pixel-circuit simulations. To further investigate the compensation ability of the 4-TFT current-scaling current-mirror pixel circuit, we plotted  $\Delta I_{OLED}$  as a function of  $I_{OLED}$  for  $\Delta V_{\rm T}$  = 0.2, 0.5, and 1 V, as shown in Fig. 18. We can observe that  $\Delta I_{OLED}$  is more severe at lower  $I_{OLED}$  levels due to the smaller gate overdrive of the drive TFT. The percentage error can be maintained below 10% for all levels of  $I_{OLED}$ if  $\Delta V_{\rm T}$  is smaller than 0.2 V. This result indicates that we need electrically very stable a-InGaZnO TFTs to be used for AMOLEDs.

# 5 Conclusion

We fabricated and characterized inverted-staggered a-InGaZnO TFTs on glass substrates. The TFTs exhibit adequate field-effect mobility, low off-current, and sharp subthreshold slope. To evaluate the electrical stability of a-InGaZnO TFTs, CTS measurements were performed. Several factors were considered, including the stress temperature, stress current, and biasing condition. We conclude that maintaining a lower temperature and smaller  $V_{\rm GS}$  is beneficial to the TFT's electrical stability, and for the same level of  $I_{\rm D}$ , the TFTs are more stable when operating in the saturation regime then in the linear regime. The a-InGaZnO TFTs exhibit  $\Delta V_{\rm T} \sim 1$  V under 10,000 sec stress with  $I_{\rm STR}$  = 100 µA, and  $T_{\rm STR}$  = 60°C. The subthreshold slope, off-current, and field-effect mobility remain almost unchanged

during the stress. Finally, a SPICE model was developed based on experimental data. Both simple voltage-programmed pixel circuits and current-programmed pixel circuits with  $\Delta V_{\rm T}$  compensation ability were simulated. Smaller device sizes and lower supply voltages could be used in a-InGaZnO TFT pixel circuits due to their superior electrical properties compared to those of a-Si:H TFTs. The voltage-programmed pixel circuits could be used provided that the a-InGaZnO TFTs are electrically very stable ( $\Delta V_{\rm T} \sim$ 0 V). Otherwise, the current-programmed pixel circuit is needed to compensate for  $\Delta V_{\rm T}$ . In conclusion, a-InGaZnO TFTs, if fully optimized, have great potential for higher resolution, lower power consumption, and more-stable operation AMOLEDs.

#### **Acknowledgments**

C. Chen and Prof. J. Kanicki would like to thank Canon Research Center, Canon, Inc., for their cooperation and support of this project. C. Chen would also like to thank Applied Materials, Inc., for their partial support.

#### References

- C. W. Tang, "An overview of organic electro-luminescent materials and devices," J. Soc. Info. Display 5, No. 1, 11–14 (1997).
- 2 T. Urabe, "The outstanding potential of OLED displays for TV applications," *Information Display* 14, No. 9, 14–17 (2008).
- 3 M. J. Powell *et al.*, "Time and temperature dependence of instability mechanisms in amorphous silicon thin-film transistors," *Appl. Phys. Lett.* **54**, No. 14, 1323–1325 (1989).
- S. M. Jahinuzzaman *et al.*, "Threshold voltage instability of amorphous silicon thin-film transistors under constant current stress," *Appl. Phys. Lett.* 87, No. 2, 023502-1-3 (2005).
   J. S. Yoo *et al.*, "Novel a-Si:H TFT pixel circuit for electrically stable
- 5 J. S. Yoo *et al.*, "Novel a-Si:H TFT pixel circuit for electrically stable top-anode light-emitting AMOLEDs," *J. Soc. Info. Display* **15**, No. 8, 545–551 (2007).
- 6 C.-L. Lin et al., "A novel voltage-feedback pixel circuit for AMOLED displays," IEEE/OSA J. Display Technol. 4, No. 1, 54–60 (2008).
- 7 R. L. Hoffman et al., "ZnO-based transparent thin-film transistors," Appl. Phys. Lett. 82, No. 5, 733–735 (2003).
- 8 H. Q. Chiang *et al.*, "High mobility transparent thin-film transistors with amorphous zinc tin oxide channel layer," *Appl. Phys. Lett.* 86, No. 1, 13503 (2005).
- 9 K. Nomura et al., "Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors," *Nature* 432, 488–492 (2004).
- 10 C. J. Kim *et al.*, "Highly stable Ga<sub>2</sub>O<sub>3</sub>–In<sub>2</sub>O<sub>3</sub>–ZnO TFT for active-matrix organic light-emitting diode display application," *IEDM 2006 Tech. Digest*, 346769 (2006).
- 11 W. Lim et al., "Stable room temperature deposited amorphous In-GaZnO<sub>4</sub> thin film transistors," J. Vac. Sci. Technol. B 26, No. 3, 959–962 (2008).
- 12 J. Y. Kwon et al., "4-in. QVGA AMOLED display driven by GaInZnO TFT," Proc. IDW '07, AMD9-3, 1783 (2007).
- 13 J. K. Jeong et al., "12.1-in. WXGA AMOLED display driven by indiumgallium-zinc oxide TFTs array," SID Symposium Digest 39, 1–4 (2008).
- 14 K. Abe et al., "Amorphous In-Ga-Zn-O based TFTs and circuits," Proc. IDW /07, AMD9-2, 1779–1782 (2007).
- 15 T. C. Fung et al., "PLD a-InGaZnO TFTs for future optoelectronic," Proc. SID Vehicles and Photons, 5-3 (2008).
- 16 A. Kuo et al., "Advanced amorphous silicon thin-film transistors for AM-OLEDs: electrical performance and stability," *IEEE Trans. Elec*tron Devices 55, No. 7, 1621–1629 (2007).
- 17 C. Chen et al., "Current temperature stress study of RF sputter a-InGaZnO TFTs," Proc. IDRC '08, 8-4 (2008).
- 18 P. Görrn et al., "Stability of transparent zinc tin oxide transistors under bias stress," Appl. Phys. Lett. 90, 063502 (2007).

- 19 S. C. Deane *et al.*, "Unification of the time and temperature dependence of dangling-bond-defect creation and removal in amorphous-silicon thin-film transistors," *Phys. Rev. B* 58, No. 19, 12625–12628 (1999).
- 20 T. Brozek et al., "A model for threshold voltage shift under positive and negative high-field electron injection in CMOS transistors," Jpn. J. Appl. Phys. 34, Part 1, No. 2B, 969–972 (1995).
- F. R. Libsch and J. Kanicki, "Bias-stress-induced stretched-exponential time dependence of charge injection and trapping in amorphous thinfilm transistors," *Appl. Phys. Lett.* 62, No. 11, 1286–1288 (1993).
   C.-S. Chiang *et al.*, "Electrical instability of hydrogenated amorphous
- C.-S. Chiang *et al.*, "Electrical instability of hydrogenated amorphous silicon thin-film transistors for active-matrix liquid-crystal displays," *Jpn. J. Appl. Phys.* **37**, No. 9A, 4704–4710 (1998).
   J. M. Lee *et al.*, "Bias-stress-induced stretched-exponential time
- 23 J. M. Lee et al., "Bias-stress-induced stretched-exponential time dependence of threshold voltage shift in InGaZnO thin film transistors," Appl. Phys. Lett. 93, 093504 (2008).
  24 M. S. Shur et al., "SPICE models for amorphous silicon and polysilicon
- 24 M. S. Shur *et al.*, "SPICE models for amorphous silicon and polysilicon thin film transistors," *J. Electrochem. Soc.* 144, No. 8, 2833–2839 (1997).
- 25 Y. Hong et al., "100 dpi 4-a-Si:H TFTs active-matrix organic polymer light-emitting display," IEEE J. Sel. Top. Quantum Electron. 10, No. 1, 16–25 (2004).
- 26 S. J. Ashtiani et al., "A 3-TFT current-programmed pixel circuit for AMOLEDS," IEEE Trans. Electron Dev. 52, No. 7, 1514–1518 (2005).
- 27 H. Lee et al., "Current-scaling a-Si:H TFT pixel-electrode circuit for AM-OLEDs: electrical properties and stability," *IEEE Trans. Electron Dev.* 54, No. 9, 2403–2410 (2007).
- 28 C. Chen *et al.*, "a-InGaZnO TFT current-scaling pixel electrode circuit for AMOLEDs," *AMFPD 2008*, P-11 (2008).
- 29 H. Lee *et al.*, "Novel current-scaling current-mirror a-Si:H TFT pixel electrode circuit with cascade capacitor for AM-OLEDs," *Jpn. J. Appl. Phys.* 46, No. 3B, 1343–1349 (2007).